Part Number Hot Search : 
PRTR5V0 DC630 R350404D 5252P 1N591 ISL642 EA09626 C450S2
Product Description
Full Text Search
 

To Download QPP-006 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  xemod reserves the right to make changes to this specification without further notice. before the product described here is written into specifications or used in critical applications, the performance characteristic s should be verified by contacting xemod. xemod quikpac data www.xemod.com rev. b (6 - 5 - 02) page 1 of 3 qpp - 006 qpp - 006 120w, 925 - 960mhz quikpac module data class ab power stage general description: the qpp - 006 quikpac? rf power module is an impedance matched class ab amplifier stage designed for use in the output stage of linear rf power amplifiers for cellul ar base stations. the power transistor is fabricated using xemod?s advanced design ldmos process. the gate terminal is connected directly to the control voltage pin, allowing direct control of the bias. the user must supply the proper value of v gs to set t he desired quiescent current. features: single polarity operation matched for 50 w rf interfaces xemos fet technology stable performance quikpac system compatible quikclip or flange mounting standard operating conditions parameter symbol min nom max units frequency range f 925 960 mhz supply (drain) voltage v d 26.0 28.0 32.0 vd c bias (gate) voltage v g 3.0 3.5 5.0 vdc bias (gate) current, average i g 2.0 ma rf source & load impedance w 50 ohms load impedance for stable operation (all phases) vswr 10:1 operating baseplate temperature t op - 20 +90 oc output devic e thermal resistance, channel to baseplate q jc 0.8 oc/w maximum ratings parameter symbol value units supply (drain) voltage v dd 35 vdc control (gate) voltage, v dd = 0 vdc v g 15 vdc input rf power p in 60 w load impedance for continuous operation without damage vswr 3:1 output device channel temperature 200 oc lead temperature during reflow soldering +210 oc storage temperature t stg - 40 to +100 oc performance at 28vdc & 25oc parameter symbol min nom max units supply (drain) voltage v d1, 2 27.5 28.0 28.5 vdc quiescent current (total) (1) i dq 900 1,000 1,100 ma power output at 1 db compression (single tone) p - 1 120 130 w gain at 120w pep (two tone) g 12.0 13.0 db gain variation over frequency at 120w output (two tone) d g 0.3 0.5 db input return loss (50 w ref) at 120w pep (two tone) irl 12 14 db drain efficiency at 120w p out (single tone) h 40 45 % drain efficiency at 120w pep (two tone) h 32 33 % 3 rd order imd product (2 tone at 120w pep;1 mhz spacing) - 2 8 - 26 dbc
xemod quikpac data www.xemod.com rev. b (6 - 5 - 02) page 2 of 3 qpp - 006 performance at 28vdc & 25oc (continued) parameter symbol min nom max units imd variation ? 100 khz to 25 mhz tone spacing 1.0 2.0 db 2 nd harmonic at 120w p out (single tone) dbc 3 rd harmonic at 120w p out (single tone) dbc group (signal) delay t d 4.0 ns transmission phase flatness 0.5 degrees notes: this quikpac module requires an externally supplied gate voltage (v gs ) on each gate lead (pins 1 and 5) to set the operating point (quiescent current - i dq ) of the power transistors. v gs may b e safely set to any voltage in the range listed in the table. this permits a wide range of quiescent current to be used. since the operating characteristics of the module will vary as i dq changes, the bias setting will depend on the application. the data p rovided in the performance section of this data sheet was obtained with i dq set to a value within the range listed (a nominal value 10%) . this particular value was chosen to optimize gain, imd performance, and efficiency simultaneously. gate voltage must be applied coincident with or after application of the drain voltage to prevent potentially destructive oscillations. bias voltages should never be applied to a module unless it is terminated on both input and output. the v gs corresponding to a specific i dq will vary from module to module and may vary between the two sides of a dual rf module by as much as 0.10 volts. this is due to the normal die - to - die variation in threshold voltage of ldmos transistors. since the gate bias of an ldmos transistor change s with device temperature, it may be necessary to use a v gs supply with thermal compensation if operation over a wide temperature range is required. internal rf decoupling is included on all bias leads. no additional bypass elements are required, however s ome applications may require energy storage on the drain leads to accommodate time - varying waveforms. the rf leads are internally protected against dc voltages up to 100v. care should be taken to avoid video transients that may damage the active devices. package styles this model is available in both b2 (h10537) and b2f (h10894) package styles. style b2f is shown for reference. please see the applicable outline drawing for specific dimensions.
xemod quikpac data www.xemod.com rev. b (6 - 5 - 02) page 3 of 3 qpp - 006


▲Up To Search▲   

 
Price & Availability of QPP-006

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X